# DIGITAL IMPLEMENTATION OF ARTIFICIAL NEURAL NETWORKS

CADENCE DESIGN CONTEST 2018 (SLOT 3:45 TO 4:15)

SHOYEB KHAN
B.E(Electronics And Communication)

#### Dr. RAGHURAM SRINIVAS



Dept. of E & C,

RIT, Bangalore



# The First Challenge: Model Size

#### 1. Models are getting larger, but the devices are getting smaller



Voice Assistant



Image Recognition



Analysis

#### Issues in hardware implementation:

- a. Limited number of fan-in.
- b. Operators are area greedy.
- c. Weight storage cannot be included on the FPGA.
- d. Activation functions also consumes a significant part.



# The Second Challenge: Energy Efficiency

Single neuron power consumption: 137432 nW (Cadence® Encounter® RTL) Largest NN used for image recognition has 650000 neurons.[A Krizhevsky et al.] Avg. Power consumption for ImageNet: 89.3 Watts IPhone 6 uses 10.5 Watts-hour for charging.





### PROPOSED SOLUTIONS

a. Reducing the number of interconnections.





b. Redesign of the Activation Function.



#### c. Shift the computation inside the memory

Where is the energy consumed ??

- 1. The operators are area as well as power greedy.
- 2. Weights need memory references => more energy consumed .

| Operation            | Energy(pJ) |
|----------------------|------------|
| 16 bit ADD           | 0.1        |
| 16 bit MULT          | 3.1        |
| 16 bit Register file | 1          |
| 16 SRAM cache        | 5          |
| 16 bit DRAM Memory   | 640        |

1 DRAM = 1000 ( X and +) [Han et al.]

#### Improvement Result due to computation in the memory.

| Parameter                           | Computation done outside the memory | Computation done inside the memory | Improvement |
|-------------------------------------|-------------------------------------|------------------------------------|-------------|
| Timing(ns)                          | 12.808                              | 12.098                             | 5.5%        |
| I/O Power(mW)                       | ) 2.588 2.434                       |                                    | 1%          |
| Combinational Logic utilization (%) | 44.53                               | 37.85                              | 6.68%       |



#### c. Asynchronous Design

- a. Demonstrated ability for async. circuits to consume power only on demand.
- b. LEGO<sup>™</sup> approach.
- c. Object-oriented approach to hardware.
- d. Avoid clock distribution problems.
- e. Natural way to describe systems with lots of concurrency.





To get to the next level in performance/Watt innovation at the AI chip level should include: 1.low precision computing 2.resistive computing

### RESULTS

#### A.) Software version of the model

| Parameters   | Existing Model | Proposed Model |  |
|--------------|----------------|----------------|--|
| No. of steps | 1609           | 836            |  |
| Error        | 0.002105       | 0.0033         |  |

#### B.) Hardware Version of the model

#### a.) ASIC Implementation

| Parameters           | NN(4-3-2)  | BNN(4-3-2)(Proposed<br>Solution | Improvement Results |
|----------------------|------------|---------------------------------|---------------------|
| Power(nW)            | 380343.391 | 1838.860                        | 99.5%               |
| Area(μm²)            | 13226      | 64                              | 99.5%               |
| Timing(nano-<br>sec) | 3394       | 574                             | 83.4%               |

#### b.) FPGA Implementation

|                                            | 1    | NN(4-3-2)   | В    | NN(4-3-2)   |           |
|--------------------------------------------|------|-------------|------|-------------|-----------|
| Logic<br>Utilization                       | Used | Utilization | Used | Utilization | Available |
| Number of<br>Slice LUTs                    | 112  | 1%          | 9    | 0%          | 5720      |
| Number<br>Of Fully<br>Used LUT-<br>FF Pair | 106  | 29%         | 0    | 0%          | 358       |
| Number<br>Of<br>Bonded<br>IOBs             | 107  | 53%         | 11   | 5%          | 200       |





# DESIGN AND SIMULATION



# PRODUCT CONCEPTION

